

College of Engineering

# California Polytechnic State University Pomona

Department of Electrical & Computer Engineering

Digital Circuit Design Lab Verilog

ECE 3300L

Lab Report #2

# Experiment #2

Presented By: Kobe Aquino (StudentID: 015266433)

& Daniel Mondragon Xicotencatl (StudentID: 012803856)

Presented to Mohamed Aly

June 25th, 2025

## **Design:**

Gate-level design involves defining the circuit using basic logic gates like AND, OR, and NOT, which closely represents the physical hardware layout. Meanwhile, behavioral design describes what the circuit should do using conditional statements, making it more easy to understand at a foundational level. Gate-level design is more complex, providing insight into the circuit's physical structure, but it is more time consuming and less productive as the designs get more complex. Behavioral design is more consistent in more complex systems due to its simplicity.

#### **Simulation:**

<u>TestBench Log Description:</u> shows that all cases passed.



<u>Sample Waveform Picture:</u> We also tested for E=0, at the end, the test bench confirms that all outputs stay LOW



#### **Implementation:**

#### **Utilization Table:**





#### **Timing Summary:**



### **Contributions:**

Daniel Mondragon + 50% effort

Kobe Aquino + 50% effort

**Group Video Link**: Here is the following link to our Lab 2 Group Demonstration Video:

https://voutu.be/5IJdcM6cmcI